Systolic algorithms for rectilinear polygons (Q1108798)
From MaRDI portal
| This is the item page for this Wikibase entity, intended for internal use and editing purposes. Please use this page instead for the normal view: Systolic algorithms for rectilinear polygons |
scientific article; zbMATH DE number 4068289
| Language | Label | Description | Also known as |
|---|---|---|---|
| English | Systolic algorithms for rectilinear polygons |
scientific article; zbMATH DE number 4068289 |
Statements
Systolic algorithms for rectilinear polygons (English)
0 references
1987
0 references
We develop systolic algorithms for the OR, AND, oversizing, and undersizing of rectilinear polygons. These algorithms work on an edge representation of the polygons rather than on a bit map representation. The algorithms are to be run on a systolic chain of processors. The edges are input at the left end of this chain. From here, they ``float'' as far to the right as necessary. As edges float to the right, they compare themselves with edges that are resident in the processors they are floating through. During this comparison the output polygons are generated. Output polygons float to the left. These polygons are output from the left end of the chain. The throughput of the systolic system can be improved by increasing the length of the processor chain.
0 references
circuit design
0 references
VLSI
0 references
systolic algorithms
0 references
oversizing
0 references
undersizing
0 references
rectilinear polygons
0 references