Partitioning and scheduling DSP applications with maximal memory access hiding (Q1773585)
From MaRDI portal
| This is the item page for this Wikibase entity, intended for internal use and editing purposes. Please use this page instead for the normal view: Partitioning and scheduling DSP applications with maximal memory access hiding |
scientific article; zbMATH DE number 2163738
| Language | Label | Description | Also known as |
|---|---|---|---|
| English | Partitioning and scheduling DSP applications with maximal memory access hiding |
scientific article; zbMATH DE number 2163738 |
Statements
Partitioning and scheduling DSP applications with maximal memory access hiding (English)
0 references
3 May 2005
0 references
Summary: This paper presents an iteration space partitioning scheme to reduce the CPU idle time due to the long memory access latency. We take into consideration both the data accesses of intermediate and initial data. An algorithm is proposed to find the largest overlap for initial data to reduce the entire memory traffic. In order to efficiently hide the memory latency, another algorithm is developed to balance the ALU and memory schedules. The experiments on DSP benchmarks show that the algorithms significantly outperform the known existing methods.
0 references
iteration space partitioning scheme
0 references