Mathematical Research Data Initiative
Main page
Recent changes
Random page
Help about MediaWiki
Create a new Item
Create a new Property
Create a new EntitySchema
Merge two items
In other projects
Discussion
View source
View history
Purge
English
Log in

Parallel VLSI test in a shared-memory multiprocessor

From MaRDI portal
Publication:2777814
Jump to:navigation, search

DOI<311::AID-CPE492>3.0.CO;2-Q 10.1002/1096-9128(20000425)12:5<311::AID-CPE492>3.0.CO;2-QzbMath0991.68160OpenAlexW2170642360MaRDI QIDQ2777814

No author found.

Publication date: 7 March 2002

Full work available at URL: https://doi.org/10.1002/1096-9128(20000425)12:5<311::aid-cpe492>3.0.co;2-q


zbMATH Keywords

distributed-memory multicomputerVLSI test


Mathematics Subject Classification ID

Hardware implementations of nonnumerical algorithms (VLSI algorithms, etc.) (68W35) Computer system organization (68M99)


Related Items (1)

A hybrid meta-heuristic for multi-objective optimization: MOSATS



Cites Work

  • Families of Reed-Muller canonical forms
  • An Implicit Enumeration Algorithm to Generate Tests for Combinational Logic Circuits


This page was built for publication: Parallel VLSI test in a shared-memory multiprocessor

Retrieved from "https://portal.mardi4nfdi.de/w/index.php?title=Publication:2777814&oldid=15662883"
Tools
What links here
Related changes
Special pages
Printable version
Permanent link
Page information
MaRDI portal item
This page was last edited on 3 February 2024, at 15:02.
Privacy policy
About MaRDI portal
Disclaimers
Imprint
Powered by MediaWiki