Polymorphic arrays: A novel VLSI layout for systolic computers (Q1088396)
From MaRDI portal
| This is the item page for this Wikibase entity, intended for internal use and editing purposes. Please use this page instead for the normal view: Polymorphic arrays: A novel VLSI layout for systolic computers |
scientific article; zbMATH DE number 3990832
| Language | Label | Description | Also known as |
|---|---|---|---|
| English | Polymorphic arrays: A novel VLSI layout for systolic computers |
scientific article; zbMATH DE number 3990832 |
Statements
Polymorphic arrays: A novel VLSI layout for systolic computers (English)
0 references
1986
0 references
This paper proposes a novel architecture for massively parallel systolic computers, which is based on results from lattice theory. In the proposed architecture, each processor is connected to four other processors via constant-length wires in a regular borderless pattern. The mapping of processes to processors is continuous, and the architecture guarantees exceptional load uniformity for rectangular process arrays of arbitrary sizes. In addition, no time-sharing is ever required when the ratio of processes to processors is smaller than 1/\(\sqrt{5}\).
0 references
parallel systolic computers
0 references
lattice theory
0 references
0.85598296
0 references
0.8521414
0 references
0.85172534
0 references
0.84742236
0 references
0.84524226
0 references
0.84143084
0 references